DocumentCode :
797867
Title :
Defect Modeling Using Fault Tuples
Author :
Blanton, R.D. ; Dwarakanath, Kumar N. ; Desineni, Rao
Author_Institution :
Center for Silicon Syst. Implementation, Carnegie Mellon Univ., Pittsburgh, PA
Volume :
25
Issue :
11
fYear :
2006
Firstpage :
2450
Lastpage :
2464
Abstract :
Fault tuples represent a defect modeling mechanism capable of capturing the logical misbehavior of arbitrary defects in digital circuits. To justify this claim, this paper describes two types of logic faults (state transition and signal line faults) and formally shows how fault tuples can be used to precisely represent any number of faults of this kind. The capability of fault tuples to capture misbehaviors beyond logic faults is then illustrated using many examples of varying degree of complexity. In particular, the ability of fault tuples to modulate fault controllability and observability is examined. Finally, it is described how fault tuples can and have been used to enhance testing tasks such as fault simulation, test generation, and diagnosis, and enable new capabilities such as interfault collapsing and application-based quality metrics
Keywords :
fault simulation; integrated circuit design; integrated circuit modelling; logic design; application-based quality metrics; arbitrary defects; defect characterization; defect modeling; digital circuits; fault diagnosis; fault simulation; fault tuples; logic faults; logical misbehavior; signal line faults; state transition; test generation; Automatic testing; Circuit faults; Circuit testing; Controllability; Digital circuits; Fabrication; Failure analysis; Fault diagnosis; Logic; Observability; Defect and fault modeling; defect characterization; diagnosis; fault simulation; test generation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2006.870836
Filename :
1715429
Link To Document :
بازگشت