DocumentCode :
797909
Title :
Thermal-Safe Test Scheduling for Core-Based System-on-Chip Integrated Circuits
Author :
Rosinger, Paul ; Al-Hashimi, Bashir M. ; Chakrabarty, Krishnendu
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton
Volume :
25
Issue :
11
fYear :
2006
Firstpage :
2502
Lastpage :
2512
Abstract :
Overheating has been acknowledged as a major problem during the testing of complex system-on-chip integrated circuits. Several power-constrained test-scheduling solutions have been recently proposed to tackle this problem during system integration. However, we show that these approaches cannot guarantee hot-spot-free test schedules because they do not take into account the nonuniform distribution of heat dissipation across the die and the physical adjacency of simultaneously active cores. This paper proposes a new test-scheduling approach that is able to produce short test schedules and guarantee thermal safety at the same time. Two thermal-safe test-scheduling algorithms are proposed. The first algorithm computes an exact (shortest) test schedule that is guaranteed to satisfy a given maximum temperature constraint. The second algorithm is a heuristic intended for complex systems with a large number of embedded cores, for which the exact thermal-safe test-scheduling algorithm may not be feasible. Based on a low-complexity test-session thermal-cost model, this algorithm produces near-optimal length test schedules with significantly less computational effort compared to the optimal algorithm
Keywords :
design for testability; integrated circuit manufacture; integrated circuit reliability; integrated circuit testing; system-on-chip; design for testability; integrated circuits; manufacturing testing; nonuniform distribution; power-constrained solutions; system-on-chip; test-scheduling algorithm; test-scheduling solutions; thermal safety; thermal-cost model; Automatic testing; Circuit testing; Integrated circuit testing; Job shop scheduling; Processor scheduling; Safety; Scheduling algorithm; System testing; System-on-a-chip; Temperature; Design for testability; manufacturing testing; reliability;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2006.873898
Filename :
1715433
Link To Document :
بازگشت