Title :
Failure Mitigation Techniques for 1T-1MTJ Spin-Transfer Torque MRAM Bit-cells
Author :
Xuanyao Fong ; Yusung Kim ; Choday, Sri Harsha ; Roy, Kaushik
Author_Institution :
Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
The emergence of spin-transfer torque magnetic RAM (STT-MRAM) as a leading candidate for future high-performance nonvolatile memory has led to increased research interest. Current STT-MRAM technology faces several major obstacles in attaining its potential. One of the major issues is in the design of 1T-1MTJ STT-MRAM bit-cells under process variations: the bit-cells need to be significantly upsized to improve bit-cell failure, resulting in increased bit-cell area and power dissipation. In this paper, we analyze four circuit-level solutions that enable smaller 1T-1MTJ STT-MRAM bit-cells with improved yield, namely, bit-line voltage boosting, word-line voltage boosting, access transistor body biasing, and an applied external magnetic field. Results from simulation using 45-nm bulk CMOS access transistor and 40-nm magnetic tunneling junction technology show that word-line voltage boosting can be the best failure mitigation technique. Bit-cells designed with word-line boosting for write has a bit-cell area reduced by > 75% at iso-failure probability, compared to bit-cells without any failure mitigation technique. When bit-cell failure probability is optimized instead, 5 Oe of applied external magnetic field assisted write reduces power consumption by 15% , compared to bit-cells designed without failure mitigation techniques.
Keywords :
CMOS memory circuits; MOSFET; MRAM devices; magnetic tunnelling; 1T-1MTJ spin-transfer torque MRAM bit-cell; STT-MRAM technology; access transistor body biasing; bit-cell failure probability; bit-line voltage boosting; bulk CMOS access transistor; circuit-level solution; external magnetic field; failure mitigation technique; iso-failure probability; magnetic tunneling junction technology; nonvolatile memory; power dissipation; size 40 nm; size 45 nm; word-line voltage boosting; Integrated circuit modeling; Magnetic tunneling; Magnetization; Saturation magnetization; Switches; Torque; Bit-cell optimization; failure mitigation; magnetic tunneling junction (MTJ); spin-transfer torque magnetic RAM (STT-MRAM);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2239671