DocumentCode :
799556
Title :
Interconnect characterization of X architecture diagonal lines for VLSI design
Author :
Arora, Narain D. ; Song, Li ; Shah, Santosh M. ; Joshi, Ketan ; Thumaty, Kalyan ; Fujimura, Aki ; Yeh, L.C. ; Yang, Ping
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Volume :
18
Issue :
2
fYear :
2005
fDate :
5/1/2005 12:00:00 AM
Firstpage :
262
Lastpage :
271
Abstract :
This paper addresses the manufacturability, yield, and reliability aspects of X Architecture interconnects (diagonal lines) in a very large scale integrated (VLSI) design that enables integrated circuit (IC) chips to become faster and smaller (area) compared to the same design in Manhattan routing. Test chips that consist of comb/serpentine, maze, via chain, as well as resistance and capacitance structures are designed and fabricated using both 130- and 90-nm copper processes. A new technique to characterize interconnect physical parameters (top and bottom line widths, metal line, and dielectric thickness) is developed that requires capacitance measurement on sets of special test structures. An excellent agreement is found between the extracted process parameters, for both diagonal and Manhattan lines, using this technique and those of SEM/FIB data. Measurements of the line resistance, capacitance, and SEM/FIB data on different types of test structures show that 1:1 design rule ratio (Manhattan versus X Architecture) is manufacturable, and the uniformity and fidelity of the diagonal lines are as good as Manhattan lines. The current generation of mask, lithography, wafer processing techniques are applicable to X Architecture designs.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit manufacture; nanotechnology; network routing; 130 nm; 90 nm; Cu; Manhattan lines; Manhattan routing; SEM-FIB data; VLSI design; X architecture diagonal lines; X architecture interconnects; bottom line width; capacitance measurement; capacitance structures; copper process; dielectric thickness; integrated circuit chips; interconnect characterization; interconnect physical parameters; interconnect process parameters; interconnect test structures; line resistance; lithography techniques; manufacturability aspects; mask techniques; metal line; reliability aspects; resistance structures; top line width; very large scale integrated design; wafer processing techniques; yield aspects; Capacitance measurement; Circuit testing; Copper; Integrated circuit interconnections; Integrated circuit manufacture; Integrated circuit reliability; Integrated circuit yield; Pulp manufacturing; Routing; Very large scale integration; Interconnect characterization; X Architecture; interconnect process parameters; interconnect test structures;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2005.845037
Filename :
1427794
Link To Document :
بازگشت