• DocumentCode
    800044
  • Title

    Three-Dimensional Integration Technology Based on Wafer Bonding With Vertical Buried Interconnections

  • Author

    Koyanagi, Mitsumasa ; Nakamura, Tomonori ; Yamada, Yuusuke ; Kikuchi, Hirokazu ; Fukushima, Takafumi ; Tanaka, Tetsu ; Kurino, Hiroyuki

  • Author_Institution
    Dept. of Bioeng. & Robotics, Tohoku Univ., Sendai
  • Volume
    53
  • Issue
    11
  • fYear
    2006
  • Firstpage
    2799
  • Lastpage
    2808
  • Abstract
    A three-dimensional (3-D) integration technology has been developed for the fabrication of a new 3-D shared-memory test chip. This 3-D technology is based on the wafer bonding and thinning method. Five key technologies for 3-D integration were developed, namely, the formation of vertical buried interconnections, metal microbump formations, stacked wafer thinning, wafer alignment, and wafer bonding. Deep trenches having a diameter of 2 mum and a depth of approximately 50 mum were formed in the silicon substrate using inductively coupled plasma etching to form vertical buried interconnections. These trenches were oxidized and filled with n+ polycrystalline silicon or tungsten. The 3-D devices and 3-D shared-memory test chips with three-stacked layers were fabricated by bonding the wafers with vertical buried interconnections after thinning. No characteristic degradation was observed in the fabricated 3-D devices. It was confirmed that fundamental memory operation and broadcast operation between the three memory layers could be successfully performed in the fabricated 3-D shared-memory test chip
  • Keywords
    DRAM chips; integrated circuit interconnections; large scale integration; sputter etching; wafer bonding; 2 micron; 3D integration; 3D shared-memory chip; buried interconnection; large-scale integration; metal microbump formations; plasma etching; stacked wafer thinning; vertical buried interconnections; wafer alignment; wafer bonding; Degradation; Etching; Fabrication; Plasma applications; Plasma devices; Plasma properties; Silicon; Testing; Tungsten; Wafer bonding; 3-D memory; Buried interconnection; microbump; three-dimensional (3-D) large-scale integration (LSI); wafer bonding;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2006.884079
  • Filename
    1715625