DocumentCode :
800155
Title :
The creation of compact thermal models of electronic components using model reduction
Author :
Celo, Dritan ; Guo, Xiaoming ; Gunupudi, Pavan K. ; Khazaka, Roni ; Walkey, David J. ; Smy, Tom ; Nakhla, Michel S.
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont., Canada
Volume :
28
Issue :
2
fYear :
2005
fDate :
5/1/2005 12:00:00 AM
Firstpage :
240
Lastpage :
251
Abstract :
This paper presents a new approach to compact thermal modeling. The paper shows how a parameterized reduced thermal model of an IC component can be created based on a parametric model reduction technique. By applying this technique, a large system of equations characterizing a discretized fully detailed numerical thermal model can be drastically reduced. The final product of a parameterized model reduction procedure is a set of small matrices presenting an abstract description of the component thermal behavior. The reduced system can be used to either synthesize a resistive network or formulate a set of connection equations to be connected to higher simulation levels. External boundary conditions are parameters of the reduced model and can be specified at simulation time. A parameterized reduced thermal model is found to have a number of advantages over an optimized resistor network model. The model can be generated quickly (one lower-upper (LU) decomposition is needed), high accuracies are obtained with a typical error of less than 0.1%. The technique also predicts temperature at all internal nodes of the original detailed model not just a single junction temperature. In this paper, the new technique is demonstrated through two examples of realistic IC components: a GaAs power amplifier and a generic multichip module ball grid array package. Both reduced models are connected to substrates in a number of different configurations. Thermal analysis performed in each case shows the importance of the geometric configuration of the connections on predictive capability.
Keywords :
ball grid arrays; integrated circuit modelling; multichip modules; reduced order systems; semiconductor device models; thermal management (packaging); compact thermal modeling; electronic components; external boundary conditions; integrated circuit components; multichip module ball grid array; parametric model reduction; thermal analysis; Boundary conditions; Electronic components; Equations; Integrated circuit modeling; Network synthesis; Numerical models; Parametric statistics; Reduced order systems; Temperature; Thermal resistance; GaAs power amplifier; model reduction; multichip module ball grid array (MCMBGA); parametrized thermal compact model; thermal modeling;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2005.846942
Filename :
1427847
Link To Document :
بازگشت