DocumentCode :
802476
Title :
Logic Array Design for 250 MHz
Author :
Obermeier, Wolfgang
Author_Institution :
Binder Elektronik, Sinsheim, Germany.
Issue :
4
fYear :
1986
Firstpage :
355
Lastpage :
360
Abstract :
This paper describes the design of a logic array in emitter coupled logic (ECL) technology with a complexity of approximately 3000 gates. The circuit is designed for a 250-MHz application and employs ECL 10K and TTL I/O signals on the same chip. Use of an engineering workstation (EWS) for design automation is discussed in great detail. Comparison of simulated data with real data from sample chips shows that good use of an EWS and good software can lead to a correct-by-construction logic array design.
Keywords :
Application software; Circuit simulation; Design engineering; Frequency; Logic arrays; Logic circuits; Logic design; Signal design; Software maintenance; Workstations;
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/TIE.1986.350899
Filename :
4158800
Link To Document :
بازگشت