DocumentCode :
805550
Title :
Optimum design of IC power/ground nets subject to reliability constraints
Author :
Chowdhury, S. ; Breuer, Melvin A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Volume :
7
Issue :
7
fYear :
1988
fDate :
7/1/1988 12:00:00 AM
Firstpage :
787
Lastpage :
796
Abstract :
The authors formulate and solve the problem of sizing power/ground (p/g) nets in integrated circuits composed of modules, where the nets are routed as trees in the channels between the modules. Constraints are developed to maintain proper logic levels and switching speed, to prevent electromigration, and to satisfy certain design rule requirements. The objective is to minimize the area of the p/g nets subject to these constraints. An optimization technique tailored to this problem is developed. The technique solves the problem more efficiently than the steepest descent method and Newton´s method. Several case studies are presented
Keywords :
circuit layout CAD; circuit reliability; integrated circuit technology; logic CAD; network topology; optimisation; CAD; IC power/ground nets; area minimisation; custom chips; design rule requirements; integrated circuits; layout design; logic level maintenance; logic modules; optimization technique; optimum design; reliability constraints; semicustom chips; topology; tree type routeing; Clocks; Current density; Integrated circuit interconnections; Integrated circuit reliability; Logic; Pins; Power engineering and energy; Routing; Topology; Voltage;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.3949
Filename :
3949
Link To Document :
بازگشت