Title :
On the use of random limited-scan to improve at-speed random pattern testing of scan circuits
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fDate :
9/1/2002 12:00:00 AM
Abstract :
A method is proposed for improving the fault coverage that can be achieved by random patterns for circuits with scan. Under the test application scheme considered, primary input sequences are applied at-speed between scan operations. The proposed method uses limited scan operations to improve the fault coverage. Under a limited scan operation, the circuit state is shifted by a number of positions which may be smaller than the number of state variables. Limited scan operations are inserted randomly to ensure that the complete test set can be generated by a random pattern generator. Experimental results show that complete fault coverage is achieved by the proposed method, i.e., the proposed method detects all the detectable circuit faults, for all the benchmark circuits considered
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; fault diagnosis; logic testing; sequential circuits; at-speed random pattern testing; benchmark circuits; circuit state; complete test set; detectable circuit faults; fault coverage; primary input sequences; random limited-scan; random pattern generator; scan circuits; scan operations; sequential circuit; test application scheme; Benchmark testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Combinational circuits; Electrical fault detection; Fault detection; Sequential circuits; Test pattern generators;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2002.801092