Title :
Table look-up model of thin-film transistors for circuit simulation using spline interpolation with transformation by y=x+log(x)
Author :
Kimura, Mutsumi ; Inoue, Satoshi ; Shimoda, Tatsuya
Author_Institution :
Technol. Platform Res. Center, Seiko Epson Corp., Nagano, Japan
fDate :
9/1/2002 12:00:00 AM
Abstract :
A table look-up model of thin-film transistors has been developed for circuit simulation. This model utilizes three schemes. First, the spline interpolation with transformation by y = x+log(x) achieves precision for both on-current and off-current simultaneously. Second, the square polynomial supplement solves an anomaly near the points where drain voltage equals zero. Third, the linear extrapolation achieves continuities of the current and its derivatives as a function of voltages for areas outside where the spline interpolation is performed and improves convergence during circuit simulation
Keywords :
circuit simulation; extrapolation; semiconductor device models; splines (mathematics); table lookup; thin film transistors; circuit simulation; continuities; drain voltage; linear extrapolation; off-current; on-current; spline interpolation; square polynomial supplement; table look-up model; thin-film transistors; Circuit simulation; Convergence; Extrapolation; Fabrication; Flat panel displays; Interpolation; Polynomials; Spline; Thin film transistors; Voltage;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2002.801090