DocumentCode :
807057
Title :
Bus encoding for total power reduction using a leakage-aware buffer configuration
Author :
Rao, Rajeev R. ; Deogun, Harmander S. ; Blaauw, David ; Sylvester, Dennis
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI, USA
Volume :
13
Issue :
12
fYear :
2005
Firstpage :
1376
Lastpage :
1383
Abstract :
Power consumption, particularly runtime leakage, in long on-chip buses has grown to be an unacceptable portion of the total power budget due to heavy buffer insertion used to combat RC delays. In this paper, we propose a new bus encoding algorithm and circuit scheme for on-chip buses that eliminates capacitive crosstalk while simultaneously reducing total power. We utilize a buffer design approach with a selective use of high-threshold voltage transistors and couple this buffer design with a novel bus encoding scheme. The proposed encoding scheme significantly reduces total power by 26% and runtime leakage power by 42% while also eliminating capacitive crosstalk. In addition, the proposed encoding is specifically optimized to reduce the complexity of the encoding logic, allowing for a significant reduction in overhead which has not been considered in previous bus encoding work.
Keywords :
buffer circuits; crosstalk; encoding; integrated circuit design; integrated circuit interconnections; buffer circuit design; bus encoding; capacitive crosstalk; encoding logic complexity; high-threshold voltage transistor; leakage-aware buffer configuration; on-chip buses; runtime leakage power; total power reduction; Coupling circuits; Crosstalk; Delay; Encoding; Integrated circuit interconnections; Logic devices; MOSFETs; Runtime; Subthreshold current; Voltage; Buffer circuits; encoding; interconnect; low power;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2005.862718
Filename :
1583663
Link To Document :
بازگشت