DocumentCode :
810887
Title :
Performance constraints for onchip optical interconnects
Author :
Collet, J.H. ; Caignet, F. ; Sellaye, F. ; Litaize, D.
Author_Institution :
Inst. de Recherches en Informatique, Univ. Paul Sabatier, Toulouse, France
Volume :
9
Issue :
2
fYear :
2003
Firstpage :
425
Lastpage :
432
Abstract :
This work aims at defining the marks that optoelectronic solutions will have to beat for replacing electric interconnects at chip level. We first simulate the electric response of future electrical interconnects considering the reduction of the CMOS feature size λ from 0.7 to 0.05 μm. We also consider the architectural evolution of chips to analyze the latency issues. We conclude that: 1) it does not seem necessary in the future chips to consider the integration of optical interconnects (OIs) over distances shorter than 1000-2000 λ, because the performance of electric interconnects is sufficient; 2) the penetration of OIs over distances longer than 104λ could be envisaged (on the sole basis of the performance limitation) provided that it will be possible to demonstrate new generations of (cheap and CMOS-compatible) low-threshold high-efficiency vertical cavity surface emitting lasers (VCSELs) and ultrafast high-efficiency photodiodes; 3) the first possible application of onchip OIs is likely not for interblock communication but for clock distribution as the energy constraints (imposed by the evolution of CMOS technology) are weaker and because the clock tree is an extremely long interconnect.
Keywords :
CMOS integrated circuits; SPICE; clocks; computer architecture; integrated circuit interconnections; integrated optoelectronics; optical interconnections; surface emitting lasers; 0.7 to 0.05 micron; CMOS feature size; CMOS-compatible low-threshold high-efficiency VCSELs; VLSI; architectural evolution; chip level; clock distribution; electric response simulation; integrated optoelectronics; latency issues; onchip optical interconnects; performance constraints; ultrafast high-efficiency photodiodes; vertical cavity surface emitting lasers; CMOS technology; Clocks; Delay; Frequency; Integrated circuit interconnections; Optical crosstalk; Optical fibers; Optical interconnections; Vertical cavity surface emitting lasers; Very large scale integration;
fLanguage :
English
Journal_Title :
Selected Topics in Quantum Electronics, IEEE Journal of
Publisher :
ieee
ISSN :
1077-260X
Type :
jour
DOI :
10.1109/JSTQE.2003.812508
Filename :
1239009
Link To Document :
بازگشت