DocumentCode :
812515
Title :
Cost-Effective Triple-Mode Reconfigurable Pipeline FFT/IFFT/2-D DCT Processor
Author :
Lin, Chin-Teng ; Yu, Yuan-Chu ; Van, Lan-Da
Author_Institution :
Dept. of Electr. & Control Eng., Nat. Chiao-Tung Univ., Hsinchu
Volume :
16
Issue :
8
fYear :
2008
Firstpage :
1058
Lastpage :
1071
Abstract :
This investigation proposes a novel radix-42 algorithm with the low computational complexity of a radix-16 algorithm but the lower hardware requirement of a radix-4 algorithm. The proposed pipeline radix-42 single delay feedback path (R42SDF) architecture adopts a multiplierless radix-4 butterfly structure, based on the specific linear mapping of common factor algorithm (CFA), to support both 256-point fast Fourier transform/inverse fast Fourier transform (FFT/IFFT) and 8times8 2D discrete cosine transform (DCT) modes following with the high efficient feedback shift registers architecture. The segment shift register (SSR) and overturn shift register (OSR) structure are adopted to minimize the register cost for the input re-ordering and post computation operations in the 8times8 2D DCT mode, respectively. Moreover, the retrenched constant multiplier and eight-folded complex multiplier structures are adopted to decrease the multiplier cost and the coefficient ROM size with the complex conjugate symmetry rule and subexpression elimination technology. To further decrease the chip cost, a finite wordlength analysis is provided to indicate that the proposed architecture only requires a 13-bit internal wordlength to achieve 40-dB signal-to-noise ratio (SNR) performance in 256-point FFT/IFFT modes and high digital video (DV) compression quality in 8 times 8 2D DCT mode. The comprehensive comparison results indicate that the proposed cost effective reconfigurable design has the smallest hardware requirement and largest hardware utilization among the tested architectures for the FFT/IFFT computation, and thus has the highest cost efficiency. The derivation and chip implementation results show that the proposed pipeline 256-point FFT/IFFT/2D DCT triple-mode chip consumes 22.37 mW at 100 MHz at 1.2-V supply voltage in TSMC 0.13-mum CMOS process, which is very appropriate for the RSoCs IP of next-generation handheld devices.
Keywords :
CMOS integrated circuits; discrete wavelet transforms; fast Fourier transforms; microprocessor chips; multiplying circuits; pipeline arithmetic; reconfigurable architectures; shift registers; CMOS process; FFT/IFFT/2D DCT processor; chip cost; common factor algorithm; computational complexity; discrete cosine transform; feedback shift registers architecture; finite wordlength analysis; frequency 100 MHz; hardware requirement; hardware utilization; inverse fast Fourier transform; linear mapping; multiplierless radix-4 butterfly structure; noise figure 40 dB; overturn shift register; power 22.37 mW; radix-16 algorithm; radix-42 single delay feedback path; segment shift register; size 0.13 mum; subexpression elimination technology; triple-mode reconfigurable pipeline; voltage 1.2 V; word length 13 bit; Computational complexity; Computer architecture; Costs; Delay; Discrete cosine transforms; Fast Fourier transforms; Feedback; Hardware; Pipelines; Shift registers; ${rm R}4^{2}{rm SDF}$; Computation complexity; cost effective; hardware utilization; next-generation wireless communications; pipeline architecture; triple modes;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2000676
Filename :
4570474
Link To Document :
بازگشت