Title :
A 10-GHz global clock distribution using coupled standing-wave oscillators
Author :
O´Mahony, Frank ; Yue, C. Patrick ; Horowitz, Mark A. ; Wong, S. Simon
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., CA, USA
Abstract :
In this paper, a global clock network that incorporates standing waves and coupled oscillators to distribute a high-frequency clock signal with low skew and low jitter is described. The key design issues involved in generating standing waves on a chip are discussed, including minimizing wire loss within an available technology. A standing-wave oscillator, which is a distributed oscillator that sustains ideal standing waves on lossy wires, is introduced. A clock grid architecture comprised of coupled standing-wave oscillators and differential low-swing clock buffers is presented, along with a compact circuit model for networks of oscillators. The measured results for a prototyped standing-wave clock grid operating at 10 GHz and fabricated in a 0.18-μm 6M CMOS logic process are presented. A technique is proposed for on-chip skew measurements with subpicosecond precision.
Keywords :
CMOS logic circuits; clocks; coupled circuits; integrated circuit measurement; timing jitter; 0.18 micron; 10 GHz; CMOS logic process; clock grid architecture; coupled standing-wave oscillators; differential low-swing buffers; global clock distribution; high-frequency clock signal; jitter; on-chip skew measurements; skew; standing-wave oscillator; subpicosecond precision; wire loss; CMOS logic circuits; CMOS process; Clocks; Coupling circuits; Integrated circuit interconnections; Jitter; Microprocessors; Oscillators; Prototypes; Semiconductor device modeling;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2003.818299