DocumentCode :
816494
Title :
A VLSI signal processor with complex arithmetic capability
Author :
Barazesh, Bahman ; Michalina, Jean-claude ; Picco, André
Author_Institution :
Telecommun. Radioelectr. et Telephoniques, Le Plessis Robinson, France
Volume :
35
Issue :
5
fYear :
1988
fDate :
5/1/1988 12:00:00 AM
Firstpage :
495
Lastpage :
505
Abstract :
The PSI, a programmable digital signal processor that includes the full complex computation mode, is presented. A complex parallel multiplier is derived from a real multiplier by adding pipeline stages. The pipeline introduced in the arithmetic unit fits the parallel nature of complex multiplications that require four real multiplications simultaneously. The internal architecture is optimized for a set of kernel algorithms currently used in signal-processing applications. Several algorithms are presented that exemplify the high performance of the PSI for complex signal processing. It is shown that the external architecture of the PSI allows one to realize efficient multiprocessor applications
Keywords :
VLSI; computerised signal processing; digital arithmetic; field effect integrated circuits; microprocessor chips; pipeline processing; DSP; VLSI signal processor; arithmetic unit; complex arithmetic capability; complex multiplications; complex parallel multiplier; complex signal processing; efficient multiprocessor applications; external architecture; four real multiplications simultaneously; full complex computation mode; internal architecture; pipeline stages; programmable digital signal processor; set of kernel algorithms; Arithmetic; Computer architecture; Concurrent computing; Digital signal processing; Digital signal processors; Hardware; Pipelines; Signal processing; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/31.1776
Filename :
1776
Link To Document :
بازگشت