Title :
Exploring SOI device structures and interconnect architectures for low-power high-performance circuits
Author :
Zhang, R. ; Roy, K. ; Koh, C.-K. ; Janes, D.B.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fDate :
7/1/2002 12:00:00 AM
Abstract :
Vertical integration technology offers numerous advantages over conventional structures. Double-gate transistors can be easily fabricated for better device characteristics, and multiple device layers can be vertically stacked for better interconnect performance. In the paper, the authors explore the suitable device structures and interconnect architectures for multidevice-layer three-dimensional (3D) integrated circuits and study how 3D silicon-on-insulator (SOI) circuits can better meet the performance and power dissipation requirements projected by International Technology Roadmap for Semiconductors (ITRS) for future technology generations. Results demonstrate that double-gate SOI circuits can achieve as much as 20% performance gain and 30% power delay product reduction over single-gate SOI. More important, for interconnect-dominated circuits, 3D integration offers significant performance improvement. Compared to 2D integration, most 3D circuits can be clocked at much higher frequencies (double or even triple). 3D circuits, with suitable SOI device structures, can be a viable solution for future low-power high-performance applications
Keywords :
VLSI; integrated circuit interconnections; power consumption; silicon-on-insulator; SOI device structures; device characteristics; double-gate transistors; interconnect architectures; low-power high-performance circuits; multidevice-layer three-dimensional integrated circuits; multiple device layers; performance improvement; power dissipation; vertical integration technology;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:20020451