DocumentCode :
81850
Title :
A Real-Time Design Based on FPGA for Expeditious Error Reconciliation in QKD System
Author :
Ke Cui ; Jian Wang ; Hong-fei Zhang ; Chun-li Luo ; Ge Jin ; Teng-Yun Chen
Author_Institution :
Dept. of Modern Phys., Univ. of Sci. & Technol. of China, Hefei, China
Volume :
8
Issue :
1
fYear :
2013
fDate :
Jan. 2013
Firstpage :
184
Lastpage :
190
Abstract :
For high-speed quantum key distribution systems, error reconciliation is often the bottleneck affecting system performance. By exchanging common information through a public channel, the identical key can be generated on both communicating sides. However, the necessity to eliminate disclosed bits for security reasons lowers the final key rate. To improve this key rate, the amount of disclosed bits should be minimized. In addition, decreasing the time spent on error reconciliation also improves the key rate. In this paper, we introduce a practical method for expeditious error reconciliation implemented in a field programmable gate array for a discrete variable quantum key distribution system, and illustrate the superiority of this method to other similar algorithms running on a PC. Experimental results demonstrate the rapidity of the proposed protocol.
Keywords :
field programmable gate arrays; quantum cryptography; real-time systems; FPGA; QKD system; discrete variable quantum key distribution system; expeditious error reconciliation; field programmable gate array; high-speed quantum key distribution system; identical key; information exchange; key rate; public channel; real-time design; system performance; Clocks; Field programmable gate arrays; Parity check codes; Pipelines; Privacy; Protocols; Real-time systems; Quantum key distribution (QKD); error reconciliation; field programmable gate array (FPGA);
fLanguage :
English
Journal_Title :
Information Forensics and Security, IEEE Transactions on
Publisher :
ieee
ISSN :
1556-6013
Type :
jour
DOI :
10.1109/TIFS.2012.2228855
Filename :
6365815
Link To Document :
بازگشت