DocumentCode :
818565
Title :
An Accumulator-Based Compaction Scheme For Online BIST of RAMs
Author :
Voyiatzis, Ioannis
Author_Institution :
Dept. of Inf., Technol. Educ. Inst. of Athens, Athens
Volume :
16
Issue :
9
fYear :
2008
Firstpage :
1248
Lastpage :
1251
Abstract :
Transparent built-in self test (BIST) schemes for RAM modules assure the preservation of the memory contents during periodic testing. Symmetric transparent BIST skips the signature prediction phase required in traditional transparent BIST schemes, achieving considerable reduction in test time. In symmetric transparent BIST schemes proposed to date, output data compaction is performed using either single-input or multiple-input shift registers whose characteristic polynomials are modified during testing. In this paper the utilization of accumulator modules for output data compaction in symmetric transparent BIST for RAMs is proposed. It is shown that in this way the hardware overhead, the complexity of the controller, and the aliasing probability are considerably reduced.
Keywords :
built-in self test; random-access storage; RAM modules; accumulator modules; accumulator-based compaction; aliasing probability; built-in self test; characteristic polynomials; multiple-input shift registers; online BIST; output data compaction; signature prediction; single-input shift registers; symmetric transparent BIST; Online testing; random access memories (RAMs); self testing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2000868
Filename :
4579746
Link To Document :
بازگشت