Title :
Device design guidelines for FC-SGT DRAM cells with high soft-error immunity
Author :
Matsuoka, Fumiyoshi ; Sakuraba, Hiroshi ; Masuoka, Fujio
Author_Institution :
Masuoka Lab., Tohoku Univ., Sendai, Japan
fDate :
6/1/2005 12:00:00 AM
Abstract :
This paper describes the device design guidelines for floating channel type surrounding gate transistor (FC-SGT) DRAM cells with high soft-error immunity. One FC-SGT DRAM cell consists of an FC-SGT and a three-dimensional storage capacitor. The cell itself arranges the bit line (BL), storage node, and body region in a silicon pillar vertically and hence, achieves a cell area of 4F2 (F: feature size) per bit. A thin-pillar FC-SGT with a metal gate can maintain a low leakage current without using a heavy doping concentration in the body region. Furthermore, as the silicon pillar thickness is reduced, the device enters into the fully depleted operation and as a result can realize excellent switching characteristics. In FC-SGT DRAM cells, the parasitic bipolar current is a major factor that causes soft errors to occur. However, the parasitic bipolar current can be suppressed and its duration can be shortened as the silicon pillar thickness is reduced. As a result, the amount of stored charge lost in the storage capacitor can be effectively decreased by using a thin-pillar FC-SGT. In the case of a 10-nm-thick FC-SGT, the amount lost due to the parasitic bipolar current is decreased to about 28% of that due to the leakage current. Therefore, FC-SGT DRAM is a promising candidate for future nanometer high-density DRAMs having high soft-error immunity.
Keywords :
DRAM chips; integrated circuit design; leakage currents; 10 nm; FC-SGT DRAM; device design guidelines; floating channel surrounding gate transistor; floating-body effect; high-density DRAM; leakage current; nanometer DRAM; parasitic bipolar current; silicon pillar thickness; soft error immunity; storage capacitor; switching characteristics; Body regions; Capacitors; Electrodes; Equivalent circuits; Guidelines; Immune system; Leakage current; Neutrons; Random access memory; Silicon; DRAM; floating channel type surrounding gate transistor (FC-SGT); floating-body effect; parasitic bipolar current; soft error; surrounding gate transistor (SGT);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.848860