Title :
Impacts of Back Gate Bias Stressing on Device Characteristics for Extremely Thin SoI (ETSoI) MOSFETs
Author :
Zhaoyun Tang ; Bo Tang ; Lichuan Zhao ; Guilei Wang ; Jing Xu ; Yefeng Xu ; Hongli Wang ; Dahai Wang ; Junfeng Li ; Fujiang Lin ; Jiang Yan ; Chao Zhao ; Tianchun Ye
Author_Institution :
Key Lab. of Microelectron. Devices & Integrated Technol., Inst. of Microelectron., Beijing, China
Abstract :
In this letter, investigations of impacts of back bias stressing on extremely thin SoI MOSFETs with channel thickness varying from 11 to 4 nm are presented. For a given gate length (LG), with back bias stressing from -20 to 20 V, drain-induced barrier lowering (DIBL) with small values are obtained due to increment of carrier confinement toward the top gate for pMOSFET. While with enlargement of back bias voltage stressing from -40 to 40 V, the DIBL behaviors are different for channel thickness from 11 to 4 nm. The DIBL with channel thickness of 4 nm is consistent down to small value along with positive gate bias stressing. While for channel thickness of 7 and 11 nm, the DIBL both changes to large values at two ends of voltage stressing. In addition, subthreshold swing gets worse with more positive back gate bias (BGB) stressing. In addition, smaller channel thickness would lead to even more degraded subthreshold swing and poor gate controllability by applying a large BGB stressing. These are mainly due to high electric field in the channel induced by BGB. High positive BGB would lead to an enlargement of depletion width at the channel corner and short channel effect would get worse. In addition, high electric field is bad for channel mobility, which leads to degraded subthreshold swing.
Keywords :
MOSFET; carrier mobility; electric field effects; silicon-on-insulator; DIBL; ETSoI MOSFET; Si; back gate bias stressing; carrier confinement; channel mobility; degraded subthreshold swing; drain-induced barrier lowering; electric field; extremely thin SoI MOSFET; gate controllability; gate length; pMOSFET; positive gate bias stressing; size 11 nm; size 7 nm; voltage stressing; Controllability; Logic gates; MOSFET; Microelectronics; Performance evaluation; Silicon; Extremely thin SOI (ETSOI); back gate bias (BGB); drain induced barrier lowing (DIBL); sub-threshold swing $({rm S}_{rm t})$;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2014.2301431