Title :
Unified Model of Damage Annealing in CMOS, from Freeze-In to Transient Annealing
Author :
Sander, H.H. ; Gregory, B.L.
Author_Institution :
Sandia Laboratories, Albuquerque, New Mexico 87115
Abstract :
Irradiation studies at 76°K are described which demonstrate that radiation-produced holes in SiO2 are immobile at this temperature. If an electric field of either polarity is present in the SiO2 during 76°K irradiation, to sweep out the mobile electrons, the holes will virtually all be trapped where created and produce a uniform positive charge density in the oxide. This predicts ¿VT ¿ dox2 , which is observed. The magnitude of the observed shift is consistent with 18 eV required per hole-electron pair generated. All CMOS transistors of the same oxide thickness exhibit the same initial ¿VT, for a given exposure level, regardless of oxide type or process. The rate of annealing differs, both as a function of oxidation process and oxide thickness. Thin oxides have two advantages: a smaller ¿VT (stable shift) and faster annealing. If a CMOS device is irradiated for sufficient time at 76°K to build in an appreciable field, further irradiation with zero gate-substrate bias will produce little additional change in VT, since the field in the oxide tends to keep all generated electrons in the oxide, where they recombine with trapped holes. Room temperature annealing following a pulsed gamma exposure occurs in two regimes. The first regime can be quite fast, and occurs prior to 10-4 seconds. The magnitude of this early-time recovery is both process dependent and thickness dependent.
Keywords :
Annealing; CMOS process; Charge carrier processes; Electron traps; Laboratories; Pins; Resistors; Semiconductor device modeling; Temperature; Threshold voltage;
Journal_Title :
Nuclear Science, IEEE Transactions on
DOI :
10.1109/TNS.1975.4328097