Title :
Design, Simulation, and Testing of a CMOS Analog Decoder for the Block Length-40 UMTS Turbo Code
Author :
Amat, Alexandre Graell I ; Benedetto, Sergio ; Montorsi, Guido ; Vogrig, Daniele ; Neviani, Andrea ; Gerosa, Andrea
Author_Institution :
Dept. of Electron., Politecnico di Torino, Italy
Abstract :
In this paper, we present an all-analog implementation of the rate-1/3, block length 40, universal mobile telecommunications system (UMTS) turbo decoder. The prototype was designed and fabricated in 0.35 μm complementary metal-oxide-semiconductor technology and operates at 3.3 V. We also introduce a discrete-time first-order model for analog decoders which allows fast bit-error rate simulations, while taking into account circuit transient behavior and component mismatch. The model is applied to the rate-1/3 analog turbo decoder for UMTS defined in the Third Generation Partnership Project standard, and the discrete-time model predictions are compared with the decoder experimental performance and the transistor-level simulations. These results demonstrated that this model can be successfully used as a tool to both predict analog decoder performance and give design guidelines for complex decoders, for which circuit-level simulations are impractical.
Keywords :
3G mobile communication; CMOS analogue integrated circuits; decoding; discrete time systems; error statistics; integrated circuit design; integrated circuit testing; turbo codes; 0.35 micron; 3.3 V; CMOS analog decoder; Third Generation Partnership Project standard; Universal Mobile Telecommunications System; bit-error rate; block length-40 UMTS turbo code; circuit transient behavior; component mismatch; discrete-time first-order model; fast BER simulation; transistor-level simulation; Analog decoding; device mismatch; discrete-time model; iterative decoding; turbo codes;
Journal_Title :
Communications, IEEE Transactions on
DOI :
10.1109/TCOMM.2006.884836