Title :
Advanced DC-SF Cell Technology for 3-D NAND Flash
Author :
Aritome, Seiichi ; Yoohyun Noh ; HyunSeung Yoo ; Eun Seok Choi ; Han Soo Joo ; Youngsoo Ahn ; Byeongil Han ; Sungjae Chung ; KeonSoo Shim ; Keunwoo Lee ; Sanghyon Kwak ; Sungchul Shin ; Iksoo Choi ; Sanghyuk Nam ; Gyuseog Cho ; Dongsun Sheen ; Seungho Pyi
Author_Institution :
R&D Div., SK Hynix Inc., Icheon, South Korea
Abstract :
Advanced dual control gate with surrounding floating gate (DC-SF) cell process and operation schemes are successfully developed for 3-D nand flash memories. To improve performance and reliability of DC-SF cell, new metal control gate last (MCGL) process is developed. The MCGL process can realize a low resistive tungsten (W) metal wordline, a low damage on tunnel oxide/inter-poly dielectric (IPD), and a preferable floating gate (FG) shape. Also, new read and program operation schemes are developed. In the new read operation, the higher and lower Vpass-read are alternately applied to unselected control gates to compensate lowering FG potential to be a pass transistor. In the new program scheme, the optimized Vpass are applied to neighbor WL of selected WL to prevent program disturb and charge loss through IPD. Thus, by using the MCGL process and new read/program schemes, the high performance and reliability of the DC-SF cell can be realized for 3-D nand flash memories.
Keywords :
NAND circuits; flash memories; logic gates; three-dimensional integrated circuits; tungsten; 3D NAND flash memories; DC-SF cell technology; W; dual control gate; floating gate cell; low resistive metal wordline; metal control gate last process; pass transistor; tunnel oxide/inter-poly dielectric; Ash; Couplings; Logic gates; Programming; Resistance; Shape; Substrates; 3-D cell; NAND Flash; floating gate; nonvolatile memory;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2013.2247606