DocumentCode :
822298
Title :
Mechanical stress control in a VLSI-fabrication process: a method for obtaining the relation between stress levels and stress-induced failures
Author :
Ikeda, Shuji ; Ohta, Hiroyuki ; Miura, Hideo ; Hagiwara, Yasuhide
Author_Institution :
Trecenti Technol. Inc., Ibaraki, Japan
Volume :
16
Issue :
4
fYear :
2003
Firstpage :
696
Lastpage :
703
Abstract :
An ideal fabrication process is designed to minimize mechanical stress in semiconductor devices and to improve device reliability. Mechanical stress levels were predicted by in-house simulations supported by a thin-film database. These stress levels were correlated with stress-induced defects by TEM analysis supported by fail bit addressing on matured megabit SRAMs. Amorphous-doped silicon film with various annealing temperatures were used for the gate electrode to change the mechanical stress in devices and to get the direct relationship between predicted stress levels and stress related defects. The authors describe brief guidelines for suppressing dislocations in the small geometry shallow-trench isolation process utilizing this system. Polysilicon thickness in the W-polycide gate electrode is designed to minimize mechanical stress in the gate oxide and to suppress the gate oxide failure in probe and class tests. Moreover, critical stress generates dislocations during post source/drain ion implantation anneal obtained by a ball indentation method. This indicated that lower temperature anneal is effective in suppressing the dislocations. A two-step anneal was introduced to suppress dislocations and to enable higher ion activation.
Keywords :
SRAM chips; VLSI; annealing; dislocations; integrated circuit reliability; ion implantation; oxidation; process control; semiconductor process modelling; stress control; LOCOS formation; OXSIM analysis; TEM analysis; VLSI-fabrication process; amorphous-doped silicon film; ball indentation; critical stress; dislocations suppression; fail bit addressing; ion implantation anneal; matured megabit SRAM; mechanical stress control; polysilicon thickness; semiconductor device reliability; shallow-trench isolation process; stress simulations; stress-induced defects; thermal oxidation; two-step anneal; Annealing; Electrodes; Fabrication; Predictive models; Process design; Semiconductor device reliability; Semiconductor devices; Semiconductor thin films; Stress control; Temperature;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2003.818979
Filename :
1243984
Link To Document :
بازگشت