DocumentCode :
82326
Title :
A 2.3-mW, 5-Gb/s Low-Power Decision-Feedback Equalizer Receiver Front-End and its Two-Step, Minimum Bit-Error-Rate Adaptation Algorithm
Author :
Seuk Son ; Han-Seok Kim ; Myeong-Jae Park ; Kyunghoon Kim ; E-Hung Chen ; Leibowitz, Brian ; Jaeha Kim
Author_Institution :
Dept. of Electr. & Comput. Eng., Seoul Nat. Univ., Seoul, South Korea
Volume :
48
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
2693
Lastpage :
2704
Abstract :
This paper presents a low-power decision-feedback equalizer (DFE) receiver front-end and a two-step minimum bit-error-rate (BER) adaptation algorithm. A high energy efficiency of 0.46 mW/Gbps is made possible by the combination of a direct-feedback finite-impulse-response (FIR) DFE, an infinite-impulse-response (IIR) DFE, and a clock-and-data recovery (CDR) circuit with adjustable timing offsets. Based on this architecture, the power-hungry stages used in prior DFE receivers such as the continuous-time linear equalizer (CTLE), the current-mode summing circuit for a multitap DFE, and the fast selection logic for a loop-unrolling DFE can all be removed. A two-step adaptation algorithm that finds the equalizer coefficients minimizing the BER is described. First, an extra data sampler with adjustable voltage and timing offsets measures the single-bit response (SBR) of the channel and coarsely tunes the initial coefficient values in the foreground. Next, the same circuit measures the eye-opening and bit-error rates and fine tunes the coefficients in background using a stochastic hill-climbing algorithm. A prototype DFE receiver fabricated in a 65-nm LP/RF CMOS dissipates 2.3 mW and demonstrates measured eye-opening values of 174 mV pp and 0.66 UIpp while operating at 5 Gb/s with a -15-dB loss channel.
Keywords :
CMOS integrated circuits; FIR filters; IIR filters; clock and data recovery circuits; current-mode circuits; decision feedback equalisers; error statistics; low-power electronics; stochastic processes; CMOS integrated circuits; clock-and-data recovery circuit; continuous-time linear equalizer; current-mode summing circuit; direct-feedback finite-impulse-response DFE; infinite-impulse-response DFE; low-power decision-feedback equalizer receiver front-end; power 2.3 mW; prototype DFE receiver; single-bit response; size 65 nm; stochastic hill-climbing algorithm; two-step minimum bit-error-rate adaptation algorithm; Bit error rate; Clocks; Decision feedback equalizers; Finite impulse response filters; Receivers; Timing; Decision-feedback equalizer (DFE); direct-feedback equalizer finite-impulse-response (FIR) DFE; infinite-impulse-response (IIR) DFE; stochastic hill-climbing algorithm;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2274904
Filename :
6578598
Link To Document :
بازگشت