DocumentCode :
82393
Title :
Lowering Error Floors of Systematic LDPC Codes Using Data Shortening
Author :
Sung-Rae Kim ; Dong-Joon Shin
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
Volume :
17
Issue :
12
fYear :
2013
fDate :
Dec-13
Firstpage :
2348
Lastpage :
2351
Abstract :
In this paper, data shortening methods for lowering error floors of systematic LDPC codes are proposed. Rather than attempting to analyze trapping (or stopping) sets of a given LDPC code rigorously, we search information bits associated with dominant trapping (or stopping) sets of systematic LDPC codes through simulation under various channels. Then, proper information bits forming dominant trapping (or stopping) sets are selected and known values are assigned to them before encoding to weaken the effect of dominant trapping (or stopping) sets. To decode codewords, fixed known values are assigned to the selected information bits, which gives rise to the disconnection of some edges in dominant trapping (or stopping) sets. Through simulation, it is shown that the proposed schemes result in remarkably better performance, especially at the error floor region, than the base LDPC codes under various channels with negligible loss of code rate.
Keywords :
data communication; parity check codes; code rate; codewords; data shortening methods; dominant trapping; encoding; error floor region; error floors lowering; low-density parity-check codes; stopping; systematic LDPC codes; Charge carrier processes; Decoding; Error analysis; Iterative decoding; Monte Carlo methods; Systematics; Data shortening; error floor; stopping sets; systematic LDPC codes; trapping sets;
fLanguage :
English
Journal_Title :
Communications Letters, IEEE
Publisher :
ieee
ISSN :
1089-7798
Type :
jour
DOI :
10.1109/LCOMM.2013.110413.131936
Filename :
6656081
Link To Document :
بازگشت