DocumentCode :
824131
Title :
Novel analogue CMOS defuzzification circuit
Author :
Pammu, S. ; Quigley, S.F.
Author_Institution :
Sch. of Electron. & Electr. Eng., Birmingham Univ., UK
Volume :
142
Issue :
3
fYear :
1995
fDate :
6/1/1995 12:00:00 AM
Firstpage :
173
Lastpage :
178
Abstract :
An analogue CMOS circuit technique for the implementation of defuzzification is proposed. The defuzzification method is based upon the normalisation locked loop (NLL) method, but with two key improvements: the compact representation of triangular membership functions, and a mechanism to ensure that the relative rule weight proportions are preserved during normalisation. Circuit complexity is considerably reduced by combining these two operations in a single circuit stage. The proposed weight circuit, which evaluates normalised rule weights, has been realised using current squaring circuits proposed by Bult and Wallinga (1987). The weight circuit has been fabricated in a 2.0 μm CMOS process. Results obtained from the fabricated circuit operating as part of a NLL are presented
Keywords :
CMOS analogue integrated circuits; analogue processing circuits; fuzzy set theory; 2 micron; analogue CMOS defuzzification circuit; current squaring circuits; normalisation locked loop; normalised rule weights; rule weight proportions; triangular membership functions; weight circuit;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19951927
Filename :
401286
Link To Document :
بازگشت