DocumentCode :
824228
Title :
Device mismatch and tradeoffs in the design of analog circuits
Author :
Kinget, Peter R.
Author_Institution :
Dept. of Electr. Eng., Columbia Univ., New York, NY, USA
Volume :
40
Issue :
6
fYear :
2005
fDate :
6/1/2005 12:00:00 AM
Firstpage :
1212
Lastpage :
1224
Abstract :
Random device mismatch plays an important role in the design of accurate analog circuits. Models for the matching of MOS and bipolar devices from open literature show that matching improves with increasing device area. As a result, accuracy requirements impose a minimal device area and this paper explores the impact of this constraint on the performance of general analog circuits. It results in a fixed bandwidth-accuracy-power tradeoff which is set by technology constants. This tradeoff is independent of bias point for bipolar circuits whereas for MOS circuits some bias point optimizations are possible. The performance limitations imposed by matching are compared to the limits imposed by thermal noise. For MOS circuits the power constraints due to matching are several orders of magnitude higher than for thermal noise. For the bipolar case the constraints due to noise and matching are of comparable order of magnitude. The impact of technology scaling on the conclusions of this work are briefly explored.
Keywords :
bipolar analogue integrated circuits; integrated circuit design; network analysis; thermal noise; BiCMOS analog integrated circuits; CMOS analog integrated circuits; MOS circuits; MOSFET; analog circuit design; bandwidth-accuracy-power tradeoff; bipolar analog integrated circuits; bipolar devices; bipolar transistors; circuit analysis; design methodology; device mismatch; performance limitations; technology constants; thermal noise; tradeoffs; Analog circuits; Analog integrated circuits; Bandwidth; Circuit noise; Energy consumption; Integrated circuit noise; MOSFETs; Sensor arrays; Signal analysis; Signal processing; BiCMOS analog integrated circuits; CMOS analog integrated circuits; MOSFETs; bipolar analog integrated circuits; bipolar transistors; circuit analysis; design methodology; matching; mismatch; sensitivity;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.848021
Filename :
1435599
Link To Document :
بازگشت