DocumentCode :
824647
Title :
Probabilistic simulation for reliability analysis of CMOS VLSI circuits
Author :
Najm, Farid N. ; Burch, Richard ; Yang, Ping ; Hajj, Ibrahim N.
Author_Institution :
Coord. Sci. Lab., Illinois Univ., Urbana, IL, USA
Volume :
9
Issue :
4
fYear :
1990
fDate :
4/1/1990 12:00:00 AM
Firstpage :
439
Lastpage :
450
Abstract :
A current-estimation approach to support the analysis of electromigration (EM) failures in power supply and ground buses of CMOS VLSI circuits is discussed. It uses the original concept of probabilistic simulation to efficiently generate accurate estimates of the expected current waveform required for electromigration analysis. Thus, the approach is pattern-independent and relieves the designer of the tedious task of specifying logical input waveforms. This approach has been implemented in the program CREST (current estimator) which has shown excellent accuracy and dramatic speedups compared with traditional approaches. The approach and its implementation are described, and the results of numerous CREST runs on real circuits are presented
Keywords :
CMOS integrated circuits; VLSI; circuit analysis computing; circuit reliability; electromigration; failure analysis; probability; CMOS VLSI circuits; CREST; current-estimation approach; electromigration analysis; electromigration failures; ground buses; pattern-independent; power supply buses; probabilistic simulation; reliability analysis; Analytical models; Circuit simulation; Current density; Design automation; Electromigration; Helium; Instruments; Integrated circuit reliability; Laboratories; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.45875
Filename :
45875
Link To Document :
بازگشت