Title :
Concurrent application of compaction and compression for test time and data volume reduction in scan designs
Author :
Bayraktaroglu, Ismet ; Orailoglu, Alex
Author_Institution :
Sun Microsystems, Sunnyvale, CA, USA
Abstract :
A test pattern compression scheme for test data volume and application time reduction is proposed. While compression reduces test data volume, the increased number of internal scan chains due to an on-chip, fixed-rate decompressor reduces test application time proportionately. Through on-chip decompression, both the number of virtual scan chains visible to the ATE and the functionality of the ATE are retained intact. Complete fault coverage is guaranteed by constructing the decompression hardware deterministically through analysis of the test pattern set.
Keywords :
automatic test equipment; automatic test pattern generation; design for testability; fault diagnosis; integrated circuit testing; system-on-chip; ATE; application time reduction; deterministic decompression; fault coverage; on-chip decompression; test data volume reduction; test pattern compaction; test pattern compression; virtual scan chains; Circuit faults; Circuit testing; Compaction; Design for testability; Electrical fault detection; Fault detection; Hardware; Pattern analysis; Sequential analysis; Test pattern generators;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.2003.1244945