DocumentCode :
825098
Title :
A Magnetic Approach to Upset Prediction of Logic Latches
Author :
Bloom, G.E.
Author_Institution :
IRT Corporation San Diego, California
Volume :
23
Issue :
6
fYear :
1976
Firstpage :
1743
Lastpage :
1748
Abstract :
This paper explores the feasibility of introducing saturable magnetic cores into the circuit topology of a basic R-S latch to simultaneously decrease sensitivity to electrical transient upset and allow retention of logic state information with loss of power. Operational circuit equations are developed in detail, as are laboratory results of upset testing of an illustrated design example using standard T2L NAND gates.
Keywords :
Circuit topology; Latches; Logic; Magnetic cores; Magnetic flux; Magnetic materials; Saturation magnetization; Switches; Transformer cores; Voltage;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1976.4328572
Filename :
4328572
Link To Document :
بازگشت