DocumentCode :
825574
Title :
Prevention of CMOS Latch-Up by Gold Doping
Author :
Dawes, W.R., Jr. ; Derbenwick, G.F.
Author_Institution :
Sandia Laboratories, Albuquerque, New Mexico 87115
Volume :
23
Issue :
6
fYear :
1976
Firstpage :
2027
Lastpage :
2030
Abstract :
A major disadvantage of bulk CMOS integrated circuits is that they can exhibit SCR behavior when exposed either to modest levels of ionizing radiation (¿¿ ¿ 108 rads (Si)/sec) or to an overvoltage (which is typically less than the substrate to p-well avalanche voltage). This paper discusses the successful application of gold-doping to CMOS integrated circuits to control substrate minority carrier lifetime, thus preventing latch-up. Data is presented showing the effects of the gold-doping upon junction integrity, oxide charge, surface state density, and radiation hardness. Junction arrays and split lots of a CMOS LSI circuit were fabricated to demonstrate that the gold-doped process does not reduce device yield. Data after bias-temperature stress-aging indicates that there is no statistically significant difference in the reliability between gold-doped and undoped CMOS circuits.
Keywords :
Bipolar transistors; CMOS integrated circuits; CMOS process; Charge carrier lifetime; Doping; Gold; Inverters; Ionizing radiation; Stress; Voltage control;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1976.4328618
Filename :
4328618
Link To Document :
بازگشت