DocumentCode :
825940
Title :
A performance-aimed cell compactor with automatic jogs
Author :
Lee, Jin-Fuw ; Wong, C.K.
Author_Institution :
IBM Thomas J. Watson, Res. Center, Yorktown Heights, NY, USA
Volume :
11
Issue :
12
fYear :
1992
fDate :
12/1/1992 12:00:00 AM
Firstpage :
1495
Lastpage :
1507
Abstract :
To develop an efficient cell compactor for practical use, the authors take the one-dimensional compaction approach, but with a mixed symbolic and shape data model. A new algorithm of automatic jog generation is employed to create jogs, not only on critical paths but also on some noncritical paths. An optimum wire length minimization algorithm is used to tighten wires and polygon edges. These algorithms help reduce both the cell size and the parasitic, and hence produce high-quality layouts. The compactor has been used at IBM in the production of several standard cell libraries and macrocells,
Keywords :
circuit layout CAD; graph theory; minimisation; automatic jogs; critical paths; high-quality layouts; macrocells; mixed symbolic/shape data model; noncritical paths; one-dimensional compaction; optimum wire length minimization algorithm; performance-aimed cell compactor; standard cell libraries; Compaction; Data models; Design automation; Libraries; Macrocell networks; Minimization; Production; Shape; Silicon; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.180263
Filename :
180263
Link To Document :
بازگشت