DocumentCode :
825946
Title :
Realising high-current gain p-n-p transistors using a novel surface accumulation layer transistor (SALTran) concept
Author :
Kumar, M. Jagadesh ; Parihar, V.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol. Delhi, New Delhi, India
Volume :
152
Issue :
2
fYear :
2005
fDate :
4/8/2005 12:00:00 AM
Firstpage :
178
Lastpage :
182
Abstract :
The authors report a new p-n-p surface accumulation layer transistor (SALTran) on SOI, which uses the concept of surface accumulation of holes near the emitter contact to significantly improve the current gain. Using two-dimensional simulation, the performance of the proposed device has been evaluated in detail by comparing its characteristics with those of the previously published conventional p-n-p lateral bipolar transistor (LBT) structure. From the simulation results it is observed that, depending on the choice of the emitter doping and the emitter length, the proposed SALTran exhibits a current gain enhancement of around twenty times that of the compatible lateral bipolar transistor, without deteriorating the cutoff frequency. Reasons for the improved performance of the SALTran are discussed, based on these detailed simulation results.
Keywords :
accumulation layers; bipolar transistors; semiconductor device models; silicon-on-insulator; SALTran; SOI; bipolar transistor; current gain enhancement; emitter doping; emitter length; high-current gain p-n-p transistors; surface accumulation layer transistor concept; two-dimensional simulation;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20045015
Filename :
1436126
Link To Document :
بازگشت