Title :
Validatable nonrobust delay-fault testable circuits via logic synthesis
Author :
Devadas, Srinivas ; Keutzer, Kurt
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
fDate :
12/1/1992 12:00:00 AM
Abstract :
The authors advocate a synthesis approach to delay-fault testing, wherein completely path-delay-fault testable circuits are automatically synthesized, meeting area and performance requirements. They give necessary and sufficient conditions for validatable nonrobust fault testability of paths in arbitrary multilevel networks. Validatable nonrobust testing as opposed to robust testing offers degrees of freedom that enable the development of efficient synthesis procedures that target delay-fault testability, and also provides a means of producing compact test vector sets. The authors then focus on the development of synthesis procedures that produce networks that are fully testable under the nonrobust fault model. They show that primality and irredundancy are both a necessary and sufficient condition for complete validatable nonrobust testability in the two-level case. They prove that synthesizing a multilevel network using algebraic factorization retains complete validatable nonrobust testability. Preliminary results that verify the procedures are reported
Keywords :
delays; logic design; logic testing; algebraic factorization; delay-fault testable circuits; irredundancy; logic synthesis; multilevel networks; nonrobust fault model; primality; synthesis procedures; validatable nonrobust fault testability; Automatic testing; Circuit faults; Circuit synthesis; Circuit testing; Delay; Logic circuits; Logic testing; Network synthesis; Robustness; Sufficient conditions;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on