DocumentCode :
826671
Title :
A 1-V 10.7-MHz switched-opamp bandpass ΣΔ modulator using double-sampling finite-gain-compensation technique
Author :
Cheung, Vincent S L ; Luong, Howard C. ; Ki, Wing-Hung
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon, China
Volume :
37
Issue :
10
fYear :
2002
fDate :
10/1/2002 12:00:00 AM
Firstpage :
1215
Lastpage :
1225
Abstract :
A 1 V switched-capacitor (SC) bandpass sigma-delta (ΣΔ) modulator is realized using a high-speed switched-opamp (SO) technique with a sampling frequency of up to 50 MHz, which is improved ten times more than prior 1 V SO designs and comparable to the performance of the state-of-the-art SC circuits that operate at much higher supply voltages. On the system level, a fast-settling double-sampling SC biquadratic filter architecture is proposed to achieve high-speed operation. A low-voltage double-sampling finite-gain-compensation technique is employed to realize a high-resolution ΣΔ modulator using only low-DC-gain opamps to maximize the speed and to reduce power dissipation. On the circuit level, a fast-switching methodology is proposed for the design of the switchable opamps to achieve a switching frequency up to 50 MHz. Implemented in a 0.35-μm CMOS process (VTP=0.82 V and VTN=0.65 V) and at 1 V supply, the modulator achieves a measured peak signal-to-noise-and-distortion ratio (SNDR) of 42.3 dB at 10.7 MHz with a signal bandwidth of 200 kHz, while dissipating 12 mW and occupying a chip area of 1.3 mm2.
Keywords :
CMOS integrated circuits; band-pass filters; biquadratic filters; compensation; high-speed integrated circuits; low-power electronics; mixed analogue-digital integrated circuits; modulators; operational amplifiers; sigma-delta modulation; signal sampling; switched capacitor filters; 0.35 micron; 1 V; 12 mW; 200 kHz; 50 MHz; ADC; CMOS process; D-flip-flops; LV double-sampling compensation technique; SC bandpass sigma-delta modulator; SC biquadratic filter architecture; double-sampling SC architecture; fast-settling SC filter architecture; fast-switching methodology; high-resolution ΣΔ modulator; high-speed operation; high-speed switched-opamp technique; low-DC-gain opamps; low-voltage finite-gain-compensation; multiplexers; power dissipation reduction; switchable opamps; switched-capacitor sigma-delta modulator; Area measurement; CMOS process; Delta-sigma modulation; Filters; Power dissipation; Sampling methods; Signal processing; Switching circuits; Switching frequency; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.803002
Filename :
1035935
Link To Document :
بازگشت