DocumentCode :
829340
Title :
A 20-mW 640-MHz CMOS Continuous-Time \\Sigma \\Delta ADC With 20-MHz Signal Bandwidth, 80-dB Dynamic Range and 12-bit ENOB
Author :
Mitteregger, Gerhard ; Ebner, Christian ; Mechnig, Stephan ; Blon, Thomas ; Holuigue, Christophe ; Romani, Ernesto
Author_Institution :
Xignal Technol. AG, Munich
Volume :
41
Issue :
12
fYear :
2006
Firstpage :
2641
Lastpage :
2649
Abstract :
A wide bandwidth continuous-time sigma-delta ADC, operating between 20 and 40 MS/s output data rate, is implemented in 130-nm CMOS. The circuit is targeted for applications that demand high bandwidth, high resolution, and low power, such as wireless and wireline communications, medical imaging, video, and instrumentation. The third-order continuous-time SigmaDelta modulator comprises a third-order RC operational-amplifier-based loop filter and 4-bit internal quantizer operating at 640 MHz. A 400-fs rms jitter LC PLL with 450-kHz bandwidth is integrated, generating the low-jitter clock for the jitter-sensitive continuous-time SigmaDelta ADC from a single-ended input clock between 13.5 and 40 MHz. To reduce clock jitter sensitivity, nonreturn-to-zero (NRZ) DAC pulse shaping is used. The excess loop delay is set to half the sampling period of the quantizer and the degradation of modulator stability due to excess loop delay is avoided with a new architecture. The SigmaDelta ADC achieves 76-dB SNR, -78-dB THD, and a 74-dB SNDR or 12 ENOB over a 20-MHz signal band at an OSR of 16. The power consumption of the CT SigmaDelta modulator itself is 20 mW and in total the ADC dissipates 58 mW from the 1.2-V supply
Keywords :
CMOS integrated circuits; RC circuits; clocks; continuous time systems; operational amplifiers; phase locked loops; pulse shaping; quantisation (signal); sigma-delta modulation; 1.2 V; 13.5 to 40 MHz; 130 nm; 20 MHz; 20 mW; 4 bit; 400 fs; 450 kHz; 58 mW; 640 MHz; CMOS analog integrated circuits; CMOS continuous-time ADC; LC PLL; RC operational amplifier; analog-to-digital conversion; clock jitter sensitivity; continuous-time filters; internal quantizer; loop filter; low-jitter clock; modulator stability; multibit internal quantization; nonreturn-to-zero DAC; pulse shaping; sigma-delta ADC; Bandwidth; Biomedical imaging; Circuits; Clocks; Delay; Delta-sigma modulation; Image resolution; Instruments; Jitter; Wireless communication; Analog-to-digital conversion; CMOS analog integrated circuits; continuous-time $SigmaDelta$ modulation; continuous-time filters; delta-sigma modulation; low power design; low-pass filter; low-voltage design; multibit internal quantization; sigma-delta modulation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.884332
Filename :
4014623
Link To Document :
بازگشت