Title :
Active ESD Protection Design for Interface Circuits Between Separated Power Domains Against Cross-Power-Domain ESD Stresses
Author :
Chen, Shih-Hung ; Ker, Ming-Dou ; Hung, Hsiang-Pin
Author_Institution :
Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu
Abstract :
Several complex electrostatic discharge (ESD) failure mechanisms have been found in the interface circuits of an IC product with multiple separated power domains. In this case, the machine-model (MM) ESD robustness cannot achieve 150 V in this IC product with separated power domains, although it can pass the 2-kV human-body-model (HBM) ESD test. The negative-to-VDD (ND) mode MM ESD currents were discharged by circuitous current paths through interface circuits to cause the gate oxide damage, the junction filament, and the contact destruction of the internal transistors. The detailed discharging paths of ND-mode ESD failures were analyzed in this paper. In addition, some ESD protection designs have been illustrated and reviewed to further comprehend the protection strategies for cross-power-domain ESD events. Moreover, one new active ESD protection design for the interface circuits between separated power domains has been proposed and successfully verified in a 0.13-mum CMOS technology. The HBM and MM ESD robustness of the separated- power-domain interface circuits with the proposed active ESD protection design can achieve over 4 kV and 400 V, respectively.
Keywords :
CMOS integrated circuits; MOSFET; ULSI; electrostatic discharge; failure analysis; integrated circuit design; system-on-chip; 0.13-mum CMOS technology; HBM ESD test; IC product; MM ESD current; NMOS transistor; PMOS transistor; active ESD protection design; cross-power-domain ESD events; cross-power-domain ESD stress; discharging path; electrostatic discharge failure mechanism; gate oxide damage; human-body-model ESD test; interface circuit protection; internal transistors; junction filament; multiple separated power domains; negative-VDD mode; size 0.13 micron; system-on-chip IC; ultralarge-scale-integrated circuits; voltage 150 V; voltage 2 kV; voltage 4 kV; voltage 400 V; ESD protection; Electrostatic discharge (ESD); separated power domains;
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2008.2002492