DocumentCode :
830471
Title :
Phase-noise cancellation design tradeoffs in delta-sigma fractional-N PLLs
Author :
Pamarti, Sudhakar ; Galton, Ian
Author_Institution :
Rambus Inc., Los Altos, CA, USA
Volume :
50
Issue :
11
fYear :
2003
Firstpage :
829
Lastpage :
838
Abstract :
A theoretical analysis of a recently proposed phase-noise cancellation technique that relaxes the fundamental tradeoff between phase noise and bandwidth in ΔΣ fractional-N phased-locked loops (PLLs) is presented. The limits imposed by circuit errors and PLL dynamics on the phase noise and loop bandwidth that can be achieved by PLLs incorporating the technique are quantified. Design guidelines are derived that enable customization of the technique in terms of PLL target specifications.
Keywords :
delta-sigma modulation; frequency synthesizers; phase locked loops; poles and zeros; quantisation (signal); voltage-controlled oscillators; circuit errors; customization; delta-sigma fractional-N PLL; dithering; loop bandwidth; noise shaping; phase-noise cancellation design tradeoffs; quantization error; segmented digital-to-analog converter; Bandwidth; Circuits; Digital modulation; Digital-analog conversion; Guidelines; Noise shaping; Phase locked loops; Phase modulation; Phase noise; Quantization;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.819117
Filename :
1246360
Link To Document :
بازگشت