DocumentCode :
833597
Title :
High-speed CMOS circuits with parallel dynamic logic and speed-enhanced skewed static logic
Author :
Kim, Chulwoo ; Jung, Seong-Ook ; Baek, Kwang-Hyun ; Kang, Sung-Mo
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Volume :
49
Issue :
6
fYear :
2002
fDate :
6/1/2002 12:00:00 AM
Firstpage :
434
Lastpage :
439
Abstract :
In this paper, we describe parallel dynamic logic (PDL) which exhibits high speed without charge sharing problem. PDL uses only parallel-connected transistors for fast logic evaluation and is a good candidate for high-speed low-voltage operation. It has less back-bias effect compared to other logic styles, which use stacked transistors. Furthermore, PDL needs no signal ordering or tapering. PDL with speed-enhanced skewed static logic renders straightforward logic synthesis without the usual area penalty due to logic duplication. Our experimental results on two 32-bit carry lookahead adders using 0.25-μm CMOS technology show that PDL with speed-enhanced skewed static (SSS) look reduces the delay over clock-delayed(CD)-domino by 15%-27% and the power-delay product by 20%-37%.
Keywords :
CMOS logic circuits; adders; carry logic; delays; high-speed integrated circuits; logic CAD; low-power electronics; 0.25 micron; 32 bit; back-bias effect; carry lookahead adders; delay; high-speed CMOS circuits; logic synthesis; low-voltage operation; parallel dynamic logic; parallel-connected transistors; power-delay product; speed-enhanced skewed static logic; stacked transistors; CMOS logic circuits; CMOS technology; Circuit simulation; Clocks; Delay; Logic circuits; MOS devices; MOSFETs; Page description languages; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2002.802960
Filename :
1038831
Link To Document :
بازگشت