DocumentCode :
834243
Title :
20 GHz operation of bit-serial handshaking systems using asynchronous SFQ logic circuits
Author :
Ito, Maki ; Kawasaki, Kenji ; Yoshikawa, Nobuyuki ; Fujimaki, Akira ; Terai, Hirotaka ; Yorozu, Shinich
Author_Institution :
Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Japan
Volume :
15
Issue :
2
fYear :
2005
fDate :
6/1/2005 12:00:00 AM
Firstpage :
255
Lastpage :
258
Abstract :
Synchronous design is generally used in SFQ digital systems at present. In large-scale SFQ digital systems, however, the introduction of asynchronous design is required due to the large clock skew in the clock distribution network and complexity in the timing design at high clock rate. We have proposed a hierarchical design approach using asynchronous SFQ circuits with handshaking protocol for asynchronous data transfer. In our asynchronous approach, each circuit module is designed based on a data driven self-timed (DDST) architecture. A handshaking protocol is also used to ensure the logical ordering in data communication between the modules, where we have adopted bit-serial architecture to reduce the communication costs in handshaking. One issues in the bit-serial handshaking (BSHS) system is the synchronization of the input data when the module has multiple input ports. In this study, we have designed an SFQ BSHS system with multiple input ports, where Muller C-elements is used to synchronize the multiple input data. We have designed and implemented a BSHS half adder using NEC 2.5 kA/cm2 Nb standard process to demonstrate asynchronous addition of two input data at high speed. We have successfully confirmed its correct operation at about 20 GHz.
Keywords :
adders; asynchronous circuits; logic CAD; superconducting logic circuits; 20 GHz; BSHS half adder; Muller C-elements; SFQ BSHS system; asynchronous SFQ logic circuits; asynchronous data transfer; asynchronous design; bit-serial architecture; bit-serial handshaking system; clock distribution network; clock skew; data communication; data driven self-timed architecture; handshaking protocol; large-scale SFQ digital systems; multiple input ports; synchronous design; Adders; Clocks; Costs; Data communication; Digital systems; Large-scale systems; Logic circuits; Protocols; Synchronization; Timing; Adder; SFQ circuit; asynchronous system; bit-serial architecture; data-driven self-timing; handshaking;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2005.849773
Filename :
1439624
Link To Document :
بازگشت