DocumentCode :
834275
Title :
Characterization of 4 K CMOS devices and circuits for hybrid Josephson-CMOS systems
Author :
Yoshikawa, N. ; Tomida, T. ; Tokuda, M. ; Liu, Q. ; Meng, X. ; Whiteley, S.R. ; Van Duzer, T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Yokohama Nat. Univ., Japan
Volume :
15
Issue :
2
fYear :
2005
fDate :
6/1/2005 12:00:00 AM
Firstpage :
267
Lastpage :
271
Abstract :
Characterization and modeling of CMOS devices at 4.2 K are carried out in order to simulate low-temperature operation of CMOS circuits for Josephson-CMOS hybrid systems. CMOS devices examined in this study have been fabricated by using 0.18 μm, 0.25 μm, and 0.35 μm commercial CMOS processes. Their static I-V characteristics and capacitances are measured at 4.2 K to establish the low-temperature device model based on the BSIM3 SPICE model. The propagation delays of CMOS inverters measured by using ring oscillators agree well with the simulation results. The experimental results indicate about 40% speedup from 300 K to 4.2 K. A three-transistor DRAM cell for a Josephson-CMOS hybrid memory is also investigated at low temperature. The temperature dependence of the retention time shows an exponential increase at low temperatures. Based on the low-temperature CMOS device model, we have developed short-delay CMOS amplifiers, which would amplify a 40 mV voltage input to CMOS voltage level with the propagation delay of about 100 ps, assuming the use of a 0.18 μm CMOS process. We have measured the propagation delay of the CMOS amplifier by using a single-flux-quantum (SFQ) delay measurement system. This is a complete demonstration of the signal exchanges between SFQ and CMOS circuits at 4.2 K.
Keywords :
CMOS memory circuits; DRAM chips; SPICE; integrated circuit modelling; superconducting memory circuits; 0.18 micron; 0.25 micron; 0.35 micron; 4 K; 4.2 K; 40 mV; BSIM3 SPICE model; CMOS circuits; CMOS inverters; I-V characteristics; Josephson-CMOS hybrid memory; MOSFET; SFQ circuits; capacitance measurement; differential amplifier; hybrid Josephson-CMOS system; low-temperature device model; propagation delays; ring oscillators; short-delay CMOS amplifiers; single-flux-quantum delay measurement system; superconducting circuits; temperature dependence; three-transistor DRAM cell; CMOS process; Capacitance measurement; Capacitance-voltage characteristics; Circuit simulation; Inverters; Propagation delay; SPICE; Semiconductor device modeling; Temperature dependence; Voltage; CMOS circuits; MOSFET; SFQ circuits; device model; differential amplifier; hybrid system; superconducting circuits;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2005.849786
Filename :
1439627
Link To Document :
بازگشت