Title :
Fast and efficient algorithm for the multiplierless realisation of linear DSP transforms
Author :
Yurdakul, A. ; Dündar, G.
Author_Institution :
Dept. of Comput. Eng., Bogazici Univ., Istanbul, Turkey
fDate :
8/1/2002 12:00:00 AM
Abstract :
A fast algorithm having a pseudopolynomial run-time and memory requirement in the worst case is developed to generate multiplierless architectures at all wordlengths for constant multiplications in linear DSP transforms. It is also re-emphasised that indefinitely reducing operators for multiplierless architectures is not sufficient to reduce the final chip area. For a major reduction, techniques like resource folding must be used. Simple techniques for improving the results are also presented
Keywords :
digital signal processing chips; iterative methods; processor scheduling; constant multiplications; final chip area; linear DSP transforms; memory requirement; multiplierless realisation; pseudopolynomial run-time; resource folding; wordlengths;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20020408