Title :
High-performance bit-serial adders and multipliers
Author :
Bi, Guoan ; Jones, E.V.
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Inst., Singapore
fDate :
2/1/1992 12:00:00 AM
Abstract :
A design methodology is presented which uses clocked logic modules to synthesise flexible high performance multipliers. By using two-stage pipelined bit-serial adders, a bit-serial multiplier can be designed which is capable of producing both single- and double-precision products for continuous two´s complement data streams. High processing speeds are possible owing to the systolic structure which is pipelined at the gate level
Keywords :
adders; multiplying circuits; pipeline processing; systolic arrays; bit-serial adders; clocked logic modules; double-precision products; multipliers; single-precision products; systolic structure; two´s complement data streams; two-stage pipelined;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G