Title :
A novel self-aligned highly reliable sidewall split-gate flash memory
Author :
Cho, Caleb YuSheng ; Chen, Ming-Jer ; Chen, Chiou-Feng ; Tuntasood, Prateep ; Fan, Der-Tsyr ; Liu, Tseng-Yi
Author_Institution :
Actrans Syst. Inc., Hsinchu, Taiwan
fDate :
3/1/2006 12:00:00 AM
Abstract :
A self-aligned sidewall split-gate Flash memory cell is fabricated with overerase immunity. Particularly, the sidewall corner of the floating-gate is deliberately rounded to release the electric field lines encountered in the poly-to-poly erase. The unit cell size of 12.7 F2 (F is the feature size), formed in a 32-Mb NOR architecture, and the acceptable erase speed of 20 ms for block erase (512 K bits, 16 pages) are quite competitive. Endurance cycles up to 105 confirm the novel cell to be highly reliable as compared with the conventional source-side erase scheme. The bake experiment at 250°C before and after program/erase cycles indicates the cell not only free of extrinsic defects in the manufacturing process but also experiencing excellent retention characteristics. Disturb effects during the programming and read-out operations are examined in detail and the operating conditions for disturbs inhibition are readily determined. We eventually elaborate on the differences between the proposed cell structure and existing ones, as well as on the NAND architecture application.
Keywords :
flash memories; logic gates; 20 ms; 250 C; 32 Mbit; MOSFET; NAND architecture; NOR architecture; disturb effects; extrinsic defects; manufacturing process; overerase immunity; programming operation; read-out operations; retention characteristics; source-side injection; split-gate flash memory; Character generation; Councils; Energy consumption; Flash memory; MOSFETs; Manufacturing processes; Nonvolatile memory; Shape; Split gate flash memory cells; Testing; Flash memory; MOSFETs; NAND; NOR; overerase; poly erase; sidewall; source-side injection; split-gate;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.863764