DocumentCode :
839327
Title :
50-nm Self-Aligned and “Standard” T-gate InP pHEMT Comparison: The Influence of Parasitics on Performance at the 50-nm Node
Author :
Moran, David A J ; McLelland, Helen ; Elgaid, Khaled ; Whyte, Griogair ; Stanley, Colin R. ; Thayne, Iain
Author_Institution :
Nanoelectronics Res. Centre, Glasgow Univ.
Volume :
53
Issue :
12
fYear :
2006
Firstpage :
2920
Lastpage :
2925
Abstract :
Continued research into the development of III-V high-electron mobility transistors (HEMTs), specifically the minimization of the device gate length, has yielded the fastest performance reported for any three terminal devices to date. In addition, more recent research has begun to focus on reducing the parasitic device elements such as access resistance and gate fringing capacitance, which become crucial for short gate length device performance maximization. Adopting a self-aligned T-gate architecture is one method used to reduce parasitic device access resistance, but at the cost of increasing parasitic gate fringing capacitances. As the device gate length is then reduced, the benefits of the self-aligned gate process come into question, as at these ultrashort-gate dimensions, the magnitude of the static fringing capacitances will have a greater impact on performance. To better understand the influence of these issues on the dc and RF performance of short gate length InP pHEMTs, the authors present a comparison between In0.7Ga0.3As channel 50-nm self-aligned and "standard" T-gate devices. Figures of merit for these devices include transconductance greater than 1.9 S/mm, drive current in the range 1.4 A/mm, and fT up to 490 GHz. Simulation of the parasitic capacitances associated with the self-aligned gate structure then leads a discussion concerning the realistic benefits of incorporating the self-aligned gate process into a sub-50-nm HEMT system
Keywords :
III-V semiconductors; capacitance; indium compounds; power HEMT; 50 nm; InP; MODFET; access resistance; fringing capacitance; nonalloyed; parasitics; self-aligned gate; Frequency; HEMTs; Indium phosphide; Integrated circuit technology; MMICs; MODFET integrated circuits; Minimization; Ohmic contacts; PHEMTs; Parasitic capacitance; Access resistance; InP; MODFETs; fringing capacitance; nonalloyed; parasitics; self-aligned gate;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.885674
Filename :
4016353
Link To Document :
بازگشت