Title :
Delineation of junction using secco and periodic etches
Author :
Carter, J.C. ; Evans, A.G.R.
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
Abstract :
Secco and periodic etches have been used to delineate n+p and p+n junctions found in ULSI CMOS. Preliminary trials indicated that delineated depth depends on etch time. An interpretation of these results in terms of etching of the substrate material leads to a simple expression between delineated depth and etch time. Once this relation has been established the technique allows a quick and consistent check on two dimensional dopant profiles and has been used on shallow junctions in deep submicrometer structures.
Keywords :
CMOS integrated circuits; VLSI; etching; integrated circuit technology; ULSI CMOS; deep submicrometer structures; delineated depth; etch time; p +n junctions; periodic etches; secco etches; shallow junctions; substrate material; two dimensional dopant profiles;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19911322