• DocumentCode
    84013
  • Title

    Variability Improvement by Interface Passivation and EOT Scaling of InGaAs Nanowire MOSFETs

  • Author

    Gu, J.J. ; Xinwei Wang ; Heng Wu ; Gordon, Roy G. ; Ye, Peide D.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • Volume
    34
  • Issue
    5
  • fYear
    2013
  • fDate
    May-13
  • Firstpage
    608
  • Lastpage
    610
  • Abstract
    High-performance InGaAs gate-all-around (GAA) nanowire MOSFETs with channel length (Lch) down to 20 nm are fabricated by integrating a higher k LaAlO3-based gate-stack with an equivalent oxide thickness of 1.2 nm. It is found that inserting an ultrathin (0.5 nm) Al2O3 interfacial layer between the higher k LaAlO3 and InGaAs can significantly improve the interface quality and reduce device variation. As a result, a record low subthreshold swing of 63 mV/dec is demonstrated at sub-80-nm Lch for the first time, making InGaAs GAA nanowire devices a strong candidate for future low-power transistors.
  • Keywords
    III-V semiconductors; MOSFET; alumina; gallium arsenide; indium compounds; lanthanum compounds; nanoelectronics; nanowires; passivation; Al2O3; EOT scaling; GAA; InGaAs; LaAlO3; device variation; high-performance gate-all-around nanowire devices; interface passivation; interface quality; low-power transistors; nanowire MOSFET; size 0.5 nm; size 1.2 nm; Aluminum oxide; Indium gallium arsenide; Logic gates; MOSFETs; Nanobioscience; Passivation; InGaAs; MOSFET; nanowire; variability;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/LED.2013.2248114
  • Filename
    6475962