DocumentCode :
840180
Title :
Multi-gigabit-rate clock and data recovery based on blind oversampling
Author :
Kim, Jaeha ; Jeong, Deog-Kyoon
Author_Institution :
Seoul Nat. Univ., South Korea
Volume :
41
Issue :
12
fYear :
2003
Firstpage :
68
Lastpage :
74
Abstract :
This article addresses issues with designing a blind oversampling clock and data recovery unit (CDR) that meets jitter tolerance specifications. Asymptotic limits on jitter tolerance are derived assuming ideal phase detection based on a priori statistics of the received signal, proving that the coarse timing resolution of blind oversampling CDR relies on a phase detection algorithm that makes good estimates of the signal´s statistics with a finite number of discrete samples and at reasonable hardware costs. The statistical simulation methodology outlined here enables quick verification of the bit error rate and comparisons between the jitter tolerances of various blind oversampling CDR architectures.
Keywords :
data communication; error statistics; phase detectors; statistical analysis; synchronisation; timing jitter; CDR; a priori statistics; blind oversampling; coarse timing resolution; discrete samples; hardware costs; ideal phase detection; jitter tolerance specifications; multigigabit-rate clock/data recovery; phase detection algorithm; statistical simulation methodology; Bit error rate; Clocks; Costs; Frequency; Hardware; Jitter; Logic; Phase detection; Probability distribution; Testing;
fLanguage :
English
Journal_Title :
Communications Magazine, IEEE
Publisher :
ieee
ISSN :
0163-6804
Type :
jour
DOI :
10.1109/MCOM.2003.1252801
Filename :
1252801
Link To Document :
بازگشت