• DocumentCode
    84062
  • Title

    ADC-Based Backplane Receiver Design-Space Exploration

  • Author

    Hayun Chung ; Gu-Yeon Wei

  • Author_Institution
    Sch. of Eng. & Appl. Sci., Harvard Univ., Cambridge, MA, USA
  • Volume
    22
  • Issue
    7
  • fYear
    2014
  • fDate
    Jul-14
  • Firstpage
    1539
  • Lastpage
    1547
  • Abstract
    Demand for higher throughput backplane communications, coupled with a desire for design portability and flexibility, has led to high-speed backplane receivers that use front-end analog-to-digital converters (ADCs) and digital equalization. Unfortunately, power and complexity of such receivers can be high and require careful design. This paper presents a parameterized ADC-based backplane receiver model that facilitates design-space exploration to optimize the tradeoffs between power and performance-an accurate behavioral model of front-end ADCs is presented for performance estimation and detailed power models for the digital equalizer (EQ) blocks are developed for power estimation. Model-based simulations suggest that comparator offset correction resolution is the most critical ADC design parameter when an overall receiver performance is concerned. Further receiver design-space exploration reveals that a Pareto optimal frontier exists, which can be used as a guideline to set the initial receiver configurations depending on a given power and performance constraints.
  • Keywords
    Pareto optimisation; analogue-digital conversion; equalisers; high-speed integrated circuits; radio receivers; ADC design parameter; Pareto optimal frontier; comparator offset correction resolution; design flexibility; design portability; design-space exploration; detailed power models; digital equalization; digital equalizer blocks; front-end analog-to-digital converters; high-speed backplane receivers; higher throughput backplane communications; model-based simulations; parameterized ADC-based backplane receiver model; performance estimation; power estimation; Backplanes; Decision feedback equalizers; Delays; Estimation; Integrated circuit modeling; Mathematical model; Receivers; Analog-to-digital converter (ADC)-based receiver; design-space exploration; high-level model; high-speed; high-speed.;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2013.2275742
  • Filename
    6579717